

Sigma Journal of Engineering and Natural Sciences Web page info: https://sigma.yildiz.edu.tr DOI: 10.14744/sigma.2024.00071



## **Research Article**

## A novel Bulk-driven current differential transconductance amplifier and its applications

Shailendra BISARIYA<sup>1,2,\*</sup>, Neelofer AFZAL<sup>1</sup>

<sup>1</sup>Department of Electronics & Communication Engineering, Jamia Millia Islamia University, New Delhi, 110025, India <sup>2</sup>Department of Electronics & Communication Engineering, ABES Engineering College, Ghaziabad, 201009, India

## **ARTICLE INFO**

Article history Received: 08 September 2023 Revised: 23 December 2023 Accepted: 26 March 2024

Keywords:

Bulk-driven Current Differential Transconductance Amplifier (BDCDTA); Transconductance, Bandwidth (BW); Current Mode Circuit; Biquad Filter; Frequency Agile Filter (FAF)

#### ABSTRACT

This research proposes a novel, more efficient bulk-driven current differential transconductance amplifier (BDCDTA) for low-voltage, low-power applications. The proposed design consists of a current difference unit followed by a transconductance amplifier, which utilizes a split transistor network approach to obtain high transconductance. In the biasing circuit, a current source and a split network are also incorporated, allowing the BDCDTA characteristics to be tuned as needed by properly selecting its value and the number of transistors. To demonstrate the capabilities of the proposed BDCDTA, a biquad filter is constructed. Furthermore, as a new BDCDTA application, frequency agile filters are also implemented. The frequency-agile filter, which has only three active elements, is simple to integrate, and the center frequency can easily be electronically adjusted by changing the bias current amount. The simulations are performed using PSPICE 180 nm CMOS technology parameters. All calculations and simulated outcomes validate the overall performance and potential of the presented circuit and its applications.

**Cite this article as:** Bisariya S, Afzal N. A novel Bulk-driven current differential transconductance amplifier and its applications. Sigma J Eng Nat Sci 2025;43(1):62–72.

## INTRODUCTION

The current differential transconductance amplifier (CDTA) is a current mode active element that was initially introduced in 2005 [1], and the first CMOS implementation was provided in [2]. Later, other authors proposed various methods for its implementation [3-5]. According to [6], this basic CDTA block has been extensively utilized in a variety of applications, including filters [7-12], rectifiers [13], oscillators [14-17], modulators [18], multipliers [19, 21-23], memristor emulator [20], square-rooters, squarer

[21], Schmitt trigger [22], and divider [21, 23]. It confirms the versatility of this device for its extensive use.

Downscaling complementary metal oxide semiconductor (CMOS) devices led to developments in smaller integrated circuits (ICs). As a result, active elements capable of operating at low supply voltages with considerably less power dissipation are required. According to the literature, the following approaches are commonly used for this purpose: sub-threshold, floating gate, quasi-floating gate [7, 8], and bulk-driven [24-32]. As a result, following the concept of basic CDTA, bulk-driven CDTA (BDCDTA) was introduced in 2011 [26].



Published by Yıldız Technical University Press, İstanbul, Turkey

Copyright 2021, Yıldız Technical University. This is an open access article under the CC BY-NC license (http://creativecommons.org/licenses/by-nc/4.0/).

<sup>\*</sup>Corresponding author.

<sup>\*</sup>E-mail address: shailendraindian@gmail.com

*This paper was recommended for publication in revised form by Editor-in-Chief Ahmet Selim Dalkilic* 

The bulk-driven approach has an important advantage of low power consumption and operating voltage. It also takes up less chip space than other techniques because it has fewer transistors and a lower associated capacitance value [27]. Still, because it has less transconductance than conventional metal oxide semiconductor field effect transistor (MOSFET), it has much less gain bandwidth product [28]. Probably due to this reason, not many implementations and corresponding applications using BDCDTA could be proposed to date.

To make the BDCDTA practical and demonstrate its applicability in more applications, its transconductance and frequency response must be increased. For this reason, we presented a novel BDCDTA design based on a transconductance boosting approach [4], which can be effectively customized to get the desired results. Furthermore, we have presented a new application for this novel BDCDTA, namely the frequency agile filter, which was not in a position to be designed with the conventional one.

Our work is presented here in the following manner: Section 2 begins with the basic BDCDTA concept as well as its characteristics described in [26]. Section 3 depicts the proposed BDCDTA, while Section 4 elaborates on the simulation results, discussion, and performance comparison. The suggested BDCDTA's use in the biquad filter is explored in section 5, and its usage in the frequency agile filter is explained in section 6, which proves the versatility of our proposed design. Finally, concluding remarks are covered in section 7 which also incorporates future possibilities.

#### **BDCDTA Symbol and its Characteristics**

Figure 1 depicts the BDCDTA schematic symbol, which was introduced in 2011 [26]. It has three bulk-driven OTAs in all, the first two of which are used to determine the difference between the applied input currents and the third of which is employed to produce sufficient transconductance gain. This also includes an external resistor R<sub>set</sub> which sets but also limits the transconductance of the BDCDTA with a value of  $g_{mset} = 1/R_{set}$ .



Figure 1. The schematic symbol of BDCDTA [26].

The following set of equations describes the characteristics of the BDCDTA-

$$\begin{split} I_z &= \Delta I = I_p - I_n \\ V_p &= V_n = 0 \end{split} \tag{1}$$
 
$$I_{x+} &= g_{mb} \; V_z \text{ and } I_{x-} = -g_{mb} \; V_z \end{split}$$

where  $g_{mb}$  is the transconductance of bulk-driven OTA. Furthermore, an external resistance R<sub>2</sub> connected to the 'z' terminal converts the current Iz into an equivalent voltage  $V_{z}$ , which is required to drive the third OTA and deliver the output current I<sub>v</sub>.

### Proposed Performance-Enhanced BDCDTA

## The proposed BDCDTA circuit

Figure 2 provides the schematic diagram for the proposed BDCDTA. It has two bulk-driven CCIIs, which are made up of bulk-driven OTAs to form the bulk-driven current differential unit. Following that, there is an upgraded bulk-driven OTA network, which is primarily responsible for producing the necessary transconductance gain.

For the first BDCCII, the applied current Ip moves from its 'z-' terminal, and for the next BDCCII the current  $I_n$  moves towards its 'z<sub>+</sub>' terminal, hence both are in the opposite direction. As a result, the current detected at the BDCDTA's 'z' terminal is simply the difference between the two currents,  $I_p$  and  $I_n$ .

Here, the function of the third OTA is to provide sufficient gain but due to bulk mode, its transconductance (gmb) is naturally much lower than its conventional counterpart  $(g_m)$  as described by equation (2).

$$g_{\rm mb} = \eta g_{\rm m} \tag{2}$$

with 
$$\eta = \frac{\gamma_p}{2\sqrt{V_{BS}+2\phi_f}}$$

where,  $\gamma_p$  is a constant describing the substrate bias effect, V<sub>BS</sub> is bulk to source potential of the transistor and  $\varphi_f$  is the fermi potential of the bulk terminal. Based upon the typical values of the above parameters, it is found that the value of  $\eta$  comes out to be approximately between 0.2 and 0.4, which elucidates that the value of bulk mode transconductance is less with this factor in comparison to the transconductance of the conventional MOSFET.

Due to this restriction, a single bulk-driven transistor is insufficient to provide a higher transconductance value. Therefore, to improve its value we have used a split transistor network approach in the OTA section as shown in Figure 3.

A split transistor network utilizes 'n' MOSFETs in parallel instead of a single transistor. All transistors will have the same current flowing through them since they all have the same potential. Therefore, the current at the drain terminal will be the sum of all the individual transistor currents and hence the output current is multiplied by 'n' times. However, due to integrated circuit fabrication area





Figure 2. Schematic diagram of proposed BDCDTA.



**Figure 3.** Split transistor network approach used in the proposed BDCDTA.

limitation and increased associated capacitance values, size can't be increased arbitrarily. However, further analysis of the circuit reveals that employing such a network with a proper aspect ratio can boost total current, transconductance, and bandwidth.

The value of the current  $I_D$  for the bulk-driven MOS of Figure 3 can be obtained from equation (3)-

$$\begin{split} I_{D} &= \frac{\beta}{2} \left\{ V_{SG} - V_{TP0} - \gamma_{p} \left( \sqrt{V_{BS} + 2\phi_{f}} - \sqrt{2\phi_{f}} \right) \right\}^{2} \quad (3) \\ \text{with } \beta &= \mu_{p} C_{ox} \frac{W}{L} \end{split}$$



Figure 4. Transistor level implementation of proposed BDCDTA.

where  $V_{SG}$  is the source to gate potential,  $V_{TP0}$  is threshold voltage without any substrate voltage,  $\mu_p$  is hole mobility for PMOS,  $C_{ox}$  is oxide capacitance and W/L is the transistor's aspect ratio. It shows that raising the aspect ratio can improve the total current  $I_D$  even when the gate to source and bulk to source potentials are unchanged.

The transistor-level implementation using this split transistor network in OTA<sub>3</sub> is proposed in Figure 4. We arranged transistors M25, M27 as well as M24 as a combination of 'n' parallel comparably small-sized transistors, as indicated by M25a to M25n, M27a to M27n, and M24a to M24n, respectively. A proper size selection with an increasing value of 'n' leads to higher transconductance and bandwidth. Neither any passive resistor R nor any other external resistor R<sub>set</sub> as in conventional BDCDTA is used in our design. Furthermore, a current Ibias is used to properly bias the circuit and give electronic tuning capabilities, as shown in Figure 4. Transistor M1 is biased in such a way that it not only gives additional biasing current to all of the transistors utilized for this purpose but also provides sufficient potential to the gate terminal of the bulk-driven transistors of all three OTAs. Switches S25a to S25n, S27a to S27n, and S24a to S24n are used to select the required number of transistors as per the requirement of gain and bandwidth.

#### Small Signal Analysis of Proposed BDCDTA

Figure 5 shows the small signal equivalent circuit for OTA<sub>3</sub> of the proposed BDCDTA circuit for the  $i_{out+}$  section. Equations (5), (8), and (10) express the results obtained for  $v_{d27}$ ,  $v_{d25}$ , and  $i_{out+}$ .

First,  $v_{\rm d27}$  is evaluated from the right hand side of Figure 5 as-

$$v_{d27} = \left(\frac{-v_z}{2}\right) (g_{mb27a} + \dots + g_{mb27n}) (r_{o27a} \parallel \dots r_{o27n} \parallel r_{o28} \parallel \frac{1}{g_{m28}})$$
(4)

Since  $r_{o27a} \parallel \cdots r_{o27n} \parallel r_{o28}$  is having much higher value than  $1/g_{m28}$ , so equation (4) reduces to-

$$\mathbf{v}_{d27} = \left(\frac{g_{mb27a} + \dots + g_{mb27n}}{g_{m28}}\right) \left(\frac{-\mathbf{v}_z}{2}\right) \tag{5}$$

Similarly, the left loop in Figure 5 gives the value of  $\mathrm{v}_{\mathrm{d25}}$  as-

$$v_{d25} = \left\{ (g_{mb25a} + \dots + g_{mb25n})(\frac{v_z}{2}) - g_{m26}v_{d27} \right\} (r_{o25a} \parallel \dots r_{o25n} \parallel r_{o26})$$
(6)

On putting the value of potential  $v_{d27}$  from equation (5) in equation (6) and also since the transistors  $M_{26}$  and  $M_{28}$  are identical (i.e.  $g_{m26} = g_{m28}$ ), the following relation is obtained-

$$v_{d25} = \{ (g_{mb25a} + \dots + g_{mb25n}) + (g_{m27a} + \dots + g_{m27n}) \} (\frac{v_z}{2}) (r_{o25a} \parallel \dots r_{o25n} \parallel r_{o26})$$
(7)

Further, since all the transistors in sections  $M_{25a}$  to  $M_{25n}$ and  $M_{27a}$  to  $M_{27n}$  are identical, we can represent  $g_{mb25a} = g_{mb25b} = g_{mb25n} = g_{mb27a} = g_{mb27b} = g_{mb27n} = g_{mb}$ . It reduces equation (7) as-

$$v_{d25} = 2 n g_{mb} \left(\frac{v_z}{2}\right) (r_{o25a} \parallel \cdots r_{o25n} \parallel r_{o26})$$
(8)



Figure 5. Small signal equivalent circuit for OTA3 of the proposed BDCDTA circuit.

Now, the output current i<sub>out+</sub> from Figure 5 is obtained as-

$$i_{out+} = g_{m32} v_{d25}$$
 (9)

On putting the value of  $v_{d25}$  from equation (8), and setting the transconductance  $g_{m32}$  such that  $1/g_{m32} \approx (r_{o25a} \parallel \cdots r_{o25n} \parallel r_{o26})$ , the value of  $i_{out+}$  is finally obtained as-

$$i_{out+} \approx n g_{mb} v_z$$
 (10)

It implies that the output current is boosted by a factor of 'n', or the number of parallel transistors utilized in the  $OTA_3$  section.

#### Analysis of Non-Ideal Characteristics

The schematic block design of the performance enhanced BDCDTA illustrated in Figure 2 is reconstructed in Figure 6, including the parasitic resistances of the input and output terminals of all OTA. All these resistances which are represented as  $R_{xa}$  to  $R_{xf}$ , appear at the input and output terminals of the OTA1, 2, and 3 as shown in Figure 6.

The current  $I_p$  coming out from the 'z-' terminal of OTA<sub>1</sub> and the current  $I_n$  moving towards the 'z<sub>+b</sub>' terminal of OTA<sub>2</sub> can be expressed as follows-

$$i_p \approx (g_{mbOTA1z+} + 1/R_{xa})(-v_{xOTA1}) + \Delta I_{xOTA1}$$
 (11)

$$I_n \approx (g_{mbOTA2z+a} + 1/R_{xb})(v_{xOTA2}) + \Delta I_{xOTA2} \quad (12)$$

Here,  $\Delta I_{xOTA1}$  and  $\Delta I_{xOTA2}$  are included as the offset currents because of the offset parameters of OTA1 and 2.



**Figure 6.** Schematic block diagram of proposed BDCDTA for non-ideal analysis.

Equations (11) and (12) indicate that the net value of the two OTAs current  $I_p$  and  $I_n$  increased from their ideal values by a factor of  $1/R_x$  at the terminal and the offset current of the OTA. The lower the value of parasitic resistance  $R_{xa}$  and  $R_{xb}$ , the higher the value of these currents, however, if these values are sufficiently higher then equations (11) and (12) reduce to their ideal form with a value as  $g_{mb} v_x$ .

The output current at the intermediate terminal 'z' which is ideally the difference between these two currents  $I_p$  and  $I_n$  can now be expressed as follows-

$$I_{z} = \alpha_{p}I_{p} - \alpha_{n}I_{n} + \Delta I_{z}$$
(13)

where  $\alpha_p$  and  $\alpha_n$  are the current transfer ratios and  $\Delta$  Iz is the offset current at the 'z' terminal whose values are expressed in equations (14), (15), and (16)-

$$\alpha_{\rm p} = \left(\frac{R_{\rm xd}}{R_{\rm z} + R_{\rm xd}}\right) \cdot \left(\frac{g_{\rm mOTA1z-}}{g_{\rm mOTA1z+} + \frac{1}{R_{\rm xa}}}\right) \tag{14}$$

$$\alpha_{n} = \left(\frac{R_{xd}}{R_{z} + R_{xd}}\right) \cdot \left(\frac{g_{mOTA2z+a}}{g_{mOTA2z+b} + \frac{1}{R_{xb}}}\right)$$
(15)

$$\Delta I_{z} = \{g_{mOTA1z-}(\Delta v_{OTA1z+} - \Delta v_{OTA1z-}) + g_{mOTA2z+b}(\Delta v_{OTA2z+b} - \Delta v_{OTA2z+a})\} \left(\frac{R_{xd}}{R_{x} + R_{xd}}\right)$$
(16)

where  $\Delta v_{OTA1z+}$ ,  $\Delta v_{OTA1z-}$ ,  $\Delta v_{OTA2z+a}$ , and  $\Delta v_{OTA2z+b}$ are all offset voltages of the two OTAs 1 and 2. For the ideal case resistances  $R_{xa}$ ,  $R_{xb}$ , and  $R_{xd}$  are very high and the transconductance at the two output terminals of each OTA is the same. So, equations (14) and (15) reduce to  $\alpha_p = \alpha_n = 1$ .

Now the output current at the ' $x_{+}$ ' and ' $x_{-}$ ' terminal can be written from equation (10) as  $i_{out\pm} = n g_{mb} \pm v_z$ . Including the parasitic resistances  $R_{xe}$  and  $R_{xf}$  and the offset voltages at the 'z' terminal, the output current equation is derived as follows:

$$I_{x+} = n g_{mb0TA3} [v_z + (\Delta v_{z+} - \Delta v_{z+a})] \left(\frac{R_{xe}}{R_{x+} + R_{xe}}\right) \quad (17)$$

$$I_{x-} = n g_{mbOTA3} [v_z + (\Delta v_{z-} - \Delta v_{z+a})] \left(\frac{R_{xf}}{R_{x-} + R_{xf}}\right) (18)$$

with the ideal conditions of offset voltages equal to zero and the parasitic resistances  $R_{xe}$  and  $R_{xf}$  values much higher than  $R_{x+}$  and  $R_{x-}$ , the output current equation reduces to the same value as in equation (10).

# SIMULATION RESULTS, DISCUSSION, AND FUNCTIONALITY COMPARISON

The simulations were performed by using PSPICE CMOS 0.18  $\mu$ m technology parameters. Supply voltages are taken as  $V_{DD} = -V_{SS} = 0.5$  V and the biasing current  $I_{bias}$  is fixed at 5  $\mu$ A. The resistance  $R_z$  at the z terminal is set to 5 k $\Omega$  to convert the input current difference to the

| Transistors                      | W/L ratio (µm) |
|----------------------------------|----------------|
| M 1                              | 1.08/0.18      |
| M 4, 9, 24                       | 0.9/0.18       |
| M 2, 5, 10, 12, 25, 27           | 0.9/0.18       |
| M 3, 6, 11, 13, 26, 28           | 0.36/0.18      |
| M 7, 14, 29                      | 3.6/0.18       |
| M 16, 18, 20, 22, 31, 33, 35, 37 | 3.96/0.18      |
| M 8, 15                          | 1.08/0.18      |
| M 17, 30, 32                     | 1.17/0.18      |

Table 1. CMOS transistor W/L ratios used in Figure 4

corresponding voltage. To separate the parasitic poles of the OTAs and make the first stage pole dominant, the resistance and capacitance combination utilized for frequency adjustment are 2.2 k $\Omega$  and 0.1 pF for each OTA stage. The transistors' W/L ratios used in the design as shown in Figure 4 are provided in Table 1.

Figure 7 shows the variation in output current as the number of transistors in the OTA<sub>3</sub> split network rises. It is important to note that as the number of transistors increases, so does the current amount and frequency range. The aspect ratios are adjusted so that when only single switches  $S_{25a}$ ,  $S_{27a}$ , and  $S_{24a}$  are selected, the current received at the output terminal equals the difference between the two input currents  $I_p$  and  $I_n$ . The current increases by selecting the number of transistors with the help of switches  $S_{25a}$  to  $S_{25n}$ ,  $S_{27a}$  to  $S_{27n}$ , and  $S_{24a}$  to  $S_{24n}$ . For a total of 6 transistors selected in the network, the output current value increases up to 4.9 mA as mentioned in Table 2. A comparison of the stated circuit's output current to the conventional one is additionally displayed in Figure 7, demonstrating that the conventional CDTA can only have an output current equal



**Figure 7.** Variation of output current with increasing no. of transistors in OTA<sub>3</sub> network.

to the difference between the two input currents, with no further increase feasible. As a result, the proposed circuit can provide variable and increased output current depending on the requirements.

The DC transfer characteristics  $I_z/I_p$  and  $I_z/I_n$  for the current difference unit section of the proposed BDCDTA are similar to the conventional one, indicating that the linear operation range of input current  $I_p$  and  $I_n$  is up to -9  $\mu$ A.

Figures 8 (a) and (b) depict the frequency response of the small-signal current gains  $I_z/I_p$  and  $I_z/I_n$ , respectively. The simulated value for  $I_z/I_p$  is 0.991 with a 3-dB bandwidth of 725 MHz, while the value for  $I_z/I_n$  is 1.044 with a 3-dB bandwidth of 2.94 GHz. The conventional circuit's simulated waveform displays similar gains but a substantially lower 3-dB bandwidth, namely 16.2 MHz for  $I_z/I_p$  and 51.6 MHz for  $I_z/I_n$ . As a result, the suggested circuit is capable



**Figure 8(a).** Current gain  $I_z/I_p$ 



**Figure** 8(**b**). Current gain  $I_z/I_n$ 



**Figure 9.** Transconductance waveform with increasing no. of transistors in OTA<sub>3</sub> network.

of providing current gains across a much wider frequency range.

Figure 9 shows a plot of OTA3's transconductance ( $g_m$ ) versus the voltage  $V_z$  at its input terminal. Figure 9 also illustrates the standard circuit response, which has a fixed value of 99.12  $\mu$ S for gm due to the  $R_{set}$  connection between the output and input terminals. Changing the value of  $R_{set}$  changes the  $g_m$  value up to a certain limit only and its frequency range is also limited. Using a single transistor in the split network results in a significantly higher gm value of 224  $\mu$ S compared to the standard. The  $g_m$  value increases from 224  $\mu$ S to 1 mS as the network's transistor count increases, outperforming the existing BDCDTA block in the literature.

Table 2 lists the parameters of the proposed BDCDTA circuit and compares its performance to the only existing BDCDTA [26] in the literature. The transistor count in the

**Table 2.** Parameter values and performance comparison to the only known equivalent work [26], as reported in the literature

| Parameter                                                        | Reference [26]<br>simulated at<br>180 nm | Proposed design<br>(with '1' transistor<br>in OTA3) | Proposed design<br>(with '4' transistors<br>in OTA3) | Proposed design<br>(with '6' transistors<br>in OTA3) |
|------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
| Supply voltage (V)                                               | 0.6                                      | 0.5                                                 | 0.5                                                  | 0.5                                                  |
| Power consumption (µW)                                           | 144.1                                    | 93.5                                                | 122.1                                                | 143.1                                                |
| Bandwidth of $I_z/I_p$ (MHz)                                     | 16.2                                     | 725                                                 | 725                                                  | 725                                                  |
| Bandwidth of $I_z/I_n$ (MHz)                                     | 51.6                                     | 2940                                                | 2940                                                 | 2940                                                 |
| DC current swing of $I_p$ , $I_n$ ( $\mu$ A)                     | -9                                       | -9                                                  | -9                                                   | -9                                                   |
| Current gain $(I_z/I_p)$                                         | 0.992                                    | 0.992                                               | 0.992                                                | 0.992                                                |
| Current gain $(I_z/I_n)$                                         | 0.999                                    | 1.0445                                              | 1.0445                                               | 1.0445                                               |
| Output current (i <sub>out-</sub> ) (i <sub>in</sub> =1 mA) (mA) | 0.97                                     | 1.05                                                | 3.52                                                 | 4.52                                                 |
| Output current (i <sub>out+</sub> ) (i <sub>in</sub> =1 mA) (mA) | 0.98                                     | 1.06                                                | 3.71                                                 | 4.89                                                 |
| Transconductance $(g_{mb})$ (µS)                                 | 99.1                                     | 224.18                                              | 769.9                                                | 1006.4                                               |
| Bandwidth of g <sub>mb</sub> (MHz)                               | 1.33                                     | 1.72                                                | 6.84                                                 | 10.45                                                |

Table 3. Parameter values and performance comparison with other CDTAs

| Parameter                                         | Proposed<br>design | Reference<br>[26] | Reference<br>[2] | Reference<br>[3] | Reference<br>[5] | Reference<br>[7] | Reference<br>[8] |
|---------------------------------------------------|--------------------|-------------------|------------------|------------------|------------------|------------------|------------------|
|                                                   |                    | 2011              | 2006             | 2021             | 2021             | 2022             | 2018             |
| Device used                                       | BDCDTA             | BDCDTA            | CDTA             | CDTA             | CDTA             | FGCDTA           | FGCDTA           |
| Driving method                                    | Bulk-driven        | Bulk-driven       | Gate-driven      | Gate-driven      | Gate-driven      | Floating-gate    | Floating-gate    |
| Technology (µm)                                   | 0.18               | 0.18              | 0.5              | 0.18             | 0.18             | 0.13             | 0.18             |
| Supply voltage (V)                                | 0.5                | 0.6               | 2.5              | 0.9              | 1.5              | 1.4              | 1                |
| Power Consumption ( $\mu W$ )                     | 143.1              | 144.1             | 2190             | 432              | 525              | 2600             | 1100             |
| Bandwidth of $I_z/I_p$ (MHz)                      | 725                | 16.2              | 104              | 475              | 0.45             | 2010             | 52               |
| Bandwidth of I <sub>z</sub> /I <sub>n</sub> (MHz) | 2940               | 51.6              | 55               | 480              | 0.45             | 1770             | 32               |
| DC current swing of $I_p$ , $I_n$ ( $\mu A$ )     | -9                 | -9                | -78              | -100             | -100             | -130             | -75              |
| Transconductance (µS)                             | 1006.4             | 99.1              | 480              | 6000             |                  | 6210             |                  |

OTA of the proposed design varies from one to six. Table 2 shows that the transconductance has increased significantly by using this split transistor network technique. By suitably choosing the transistor sizes of the split network of OTA<sub>3</sub>, the power dissipation is reduced, and bandwidth increases. The DC swing and linearity range are kept identical to the conventional design.

Compared to the conventional OTA network circuit, the suggested one transistor reduces power dissipation by 34.6%, while transconductance improves by 126% and BW increases by 29.3%. Furthermore, comparing the proposed six transistors in the OTA network circuit to the conventional one reveals that power dissipation is still reduced slightly by 0.69%, while transconductance improvement is 915.5%, BW enhancement is 685.5%, which is significantly higher than the conventional one, and it proves the usefulness of this proposed circuit.

Further, Table 3 lists some additional properties of the proposed BDCDTA circuit and compares its performance to other types of CDTAs available in the literature. It comprises the traditional CDTA, the BDCDTA, and the floating gate-based CDTA (FGCDTA). The suggested design's OTA has a total of six transistors. Table 3 indicates that the proposed BDCDTA has a substantially lower operating voltage than all existing types of CDTAs, as well as a correspondingly low power consumption. The suggested BDCDTA transconductance has increased significantly when compared to previously published BDCDTAs and conventional CDTAs, although it remains significantly lower than other gatedriven MOS-based CDTAs. The bandwidth achieved at the intermediate terminal I<sub>z</sub> is also substantially higher than all others, but as expected, the DC current swing of traditional CDTA is much higher than that of the proposed CDTA.

It is clear from Table 3 that the proposed BDCDTA consumes much less power in comparison to all other existing CDTA and is capable of working at a lower operating voltage with higher bandwidth.

## APPLICATION OF PROPOSED BDCDTA IN KHN BIQUAD FILTER

#### KHN Biquad Filter Using Proposed BDCDTA

The Kerwin-Huelsman-Newcomb (KHN) biquad filter structure can generate all three primary filter transfer functions: high-pass (HP), band-pass (BP), and low-pass (LP). KHN filter as reported in [2] is implemented here by using the proposed circuit as shown in Figure 10. Two blocks of the proposed BDCDTA circuit with two grounded capacitors are included in this circuit to implement the required functions and no other external component is used. Due to the grounded capacitance and fewer passive components, it is appropriate for the fabrication of integrated circuits (ICs).

The following transfer functions are found for the KHN filter –



Figure 10. BDCDTA based current mode KHN biquad filter.

I

$$\frac{I_{\rm HP}}{I_{\rm in}} = \frac{s^2}{s^2 + (\frac{g_{\rm mb1}}{C_1})s + (\frac{g_{\rm mb1}g_{\rm mb2}}{C_1C_2})}$$
(19)

$$\frac{BP}{I_{in}} = \frac{(\frac{g_{mb1}}{C_1})s}{s^2 + (\frac{g_{mb1}}{C_1})s + (\frac{g_{mb1}g_{mb2}}{C_1C_2})}$$
(20)

$$\frac{I_{LP}}{I_{in}} = \frac{\frac{g_{mb1}g_{mb2}}{C_{1}C_{2}}}{s^{2} + (\frac{g_{mb1}}{C_{1}})s + (\frac{g_{mb1}g_{mb2}}{C_{1}C_{2}})}$$
(21)

where  $g_{mb1}$  and  $g_{mb2}$  are the transconductance gains of the proposed BDCDTA block. The important parameters frequency  $w_0$  and the quality factor Q of this filter are found as:

$$w_0 = \sqrt{\frac{g_{mb1}g_{mb2}}{C_1 C_2}}$$
,  $Q = \sqrt{\frac{g_{mb2}C_1}{g_{m1}C_2}}$  (22)

To simplify the design, both  $C_1$  and  $C_2$  can be maintained the same, and the two identical blocks can be used to provide the same transconductance value, i.e.,  $g_{mb1} = g_{mb2}$ =  $g_{mb}$ . This yields the expression for frequency as  $w_0 = g_{mb}/C$  with a Q factor of 1.

# Simulation Results of Biquad Filter Using Proposed BDCDTA

The PSPICE simulations were carried out to acquire a band-pass response with a center frequency of 1 kHz. The circuit parameters' design values are selected as follows:  $C_1 = C_2 = 100$  nF while all the transistors aspect ratios are kept the same as mentioned in Table 1. The biasing current Ibias is set to 4  $\mu$ A, and the resistance at the 'z' terminal R<sub>z</sub> is 2.5 k $\Omega$ . The BDCDTA's OTA<sub>3</sub> section includes four transistors providing a transconductance gain of 685  $\mu$ S.

Figure 11 shows the responses of the simulated KHN filter. The center frequency obtained as 1.08 kHz is in close approximation to the theoretically calculated value of 1.02 kHz. Furthermore, changing the number of transistors in the  $OTA_3$  network alters the  $g_{mb}$  value, enabling this circuit to easily provide a shifted response with a flexible frequency range.



**Figure 11.** KHN biquad filter with BPF center frequency 1 kHz.

## APPLICATION OF PROPOSED BDCDTA IN FREQUENCY AGILE FILTER

#### Frequency Agile Filter Using Proposed BDCDTA

The design of the BDCDTA has been validated once again by using a frequency agile filter structure. In communication systems, it is sometimes necessary to modify the tuning range at the receiving end. Frequency agile band-pass filters with changeable bandwidth are important for this application. The idea of agile filters was initiated in [10], which shows its implementation based on a second-order filter block having both band pass [24, 25] and low pass output functions. Designs for implementing frequency agile filters utilizing CDTA were proposed in [11, 12], however, the proposed new frequency agile filters based on BDCDTA will function with significantly lower power consumption and will also consume much less area in comparison to the previous designs.

This study also suggests a modified strategy for reducing the overall area. The proposed current-mode frequency agile filter based on our performance-enhanced BDCDTA is shown in Figure 12. For the second-order filter, we have taken our designed KHN biquad filter as shown in Figure 10. The modification is carried out such that instead of using a few transconductance amplifiers in the feedback section, only one BDCDTA block with a variable gain is utilized. It reduces the overall count of BDCDTA utilized, and thus the circuit complexity.

According to equations (20), (22), and Figure 12, by routine analysis, it is easy to get the circuit's transfer function as:

$$\frac{I_{BP}}{I_{in}} = \frac{\frac{g_{mb1}s}{C_1(1+g_{mbfb}\cdot R_Z)}}{s^2 + \frac{g_{mb1}s}{C_1(1+g_{mbfb}\cdot R_{Z3})} + \frac{g_{mb1}g_{mb2}}{C_1C_2(1+g_{mbfb}\cdot R_{Z3})}}$$
(23)



**Figure 12.** Current mode frequency agile filter based on proposed BDCDTA.

with 
$$w_0 = \sqrt{\frac{g_{mb1}g_{mb2}(1+g_{mbfb}\cdot R_{Z3})}{C_1C_2}}$$
, and  

$$Q = \sqrt{\frac{g_{mb2}C_1(1+g_{mbfb}\cdot R_{Z3})}{g_{mb1}C_2}}$$
(24)

From the above equations, it is easy to investigate that the characteristic parameters of the agile filter i.e., center frequency, Q-factor, and gain, are dependent on the feedback amplifier's transconductance and the external resistance  $R_z$  connected to its 'z' terminal. Instead of using multiple feedback amplifiers, we employed a single amplifier in the feedback section with varying  $R_z$  to achieve the desired results. In this manner, the proposed circuit contains a simple structure with minimal active and passive components.



**Figure 13.** Simulated waveforms of the current mode frequency agile filter.

## Simulation Results of Frequency Agile Filter Using Proposed BDCDTA

To simulate the circuit as in Figure 12, the biasing current in the second order section was kept at 2  $\mu$ A with other parameters of this section same as in the KHN filter. The initial biasing current and R<sub>z</sub> values in the feedback amplifier were set to 1  $\mu$ A and 2.5 k $\Omega$ , respectively. The resulting waveform shows a shift in the center frequency of the bandpass filter from 750 Hz to 1 kHz as shown in Figure 13. The biasing current of the feedback amplifier section was changed from 1  $\mu$ A to 2  $\mu$ A and then to 5  $\mu$ A with R<sub>z</sub> from 2.5 k $\Omega$  to 5 k $\Omega$  and then 10 k $\Omega$  and corresponding center frequency shifted waveforms were obtained from 1 kHz to 1.6 kHz and then 2.2 kHz. The simulated results are very close to the calculated theoretical values of 0.9, 1.3, and 2 kHz.

## CONCLUSION

The simulation results for the proposed BDCDTA design indicate significant improvements in both transconductance and bandwidth. The power dissipation is also less in comparison to the existing circuit even increasing the number of transistors in the split network. The biquad filter works well with a center frequency of 1 kHz; however, it may be easily adjusted to any other value required using passive components. The frequency-agile filter application proves its usefulness in communication systems with low power consumption.

This BDCDTA can be used for a variety of applications, particularly when a range is required because it is simple to alter the amount of transistors in the OTA's split network using switches or it can simply be done by varying the input bias current. This circuit is appropriate for applications with low operating voltages; however, if the operating voltage is high, standard CDTA can be used because this design uses a bulk-driven method and so cannot function at higher voltages. Due to bulk-driven limitations, very high bandwidth, such as GHz or THz, is also not achievable. However, due to its high gain and low power consumption, the proposed design is expected to be useful not only in biomedical instruments but also in a wider range of applications.

## **AUTHORSHIP CONTRIBUTIONS**

Authors equally contributed to this work.

#### DATA AVAILABILITY STATEMENT

The authors confirm that the data that supports the findings of this study are available within the article. Raw data that support the finding of this study are available from the corresponding author, upon reasonable request.

## **CONFLICT OF INTEREST**

The author declared no potential conflicts of interest with respect to the research, authorship, and/or publication of this article.

#### ETHICS

There are no ethical issues with the publication of this manuscript.

#### REFERENCES

- Biolek D. CDTA-Building Block for Current-Mode Analog Signal Processing. Proceedings of the European Conference on Circuit Theory and Design, 2023. p. 397–400.
- [2] Keskin AU, Biolek D, Hancioglu E, Biolkova V. Current-mode KHN filter employing current differencing transconductance amplifiers. Int J Electron Commun 2006;60:443–446. [CrossRef]
- [3] Rai SK, Pandey R, Garg B, Patel SK. A novel design of current differencing transconductance amplifier with high transconductance gain and enhanced bandwidth. Turk J Electric Eng Comput Sci 2021;29:454–469. [CrossRef]
- [4] Rai SK, Pandey R, Garg B. Design of current differencing transconductance amplifier using a novel approach of transconductance boosting for high frequency applications. J Circuits Syst Comput 2020;29:1–27. [CrossRef]
- [5] Singh S, Jain S, Pandey R, Pandey N. Adaptive biased current differencing trans-conductance amplifier. Int J Electron Commun 2021;128:153494. [CrossRef]
- [6] Bisariya S, Afzal N. Design and implementation of CDTA: a review. Sadhana 2020;45:282. [CrossRef]
- [7] Arora Y, Aggarwal B, Kaur J. Low voltage high performance floating gate and quasi floating gate CDTA. J Eng Res 2022;10:144–152.
- [8] Rana C, Prasad D, Afzal N. Low voltage floating gate MOSFET based current differencing transconductance amplifier and its applications. J Semiconduct 2018;39:094002. [CrossRef]
- [9] Choraria K, Divya Basson I, Pandey R. CDTA Based Multimode SIMO Biquad Filter, International Conference on Communication and Signal Processing (ICCSP), IEEE, 2020. [CrossRef]
- [10] Lakys Y, Godara B, Fabre A. Cognitive and Encrypted Communications, Part 2: A New Approach to Active Frequency-Agile Filters and Validation Results for an Agile Bandpass Topology in SiGe-BiCMOS. International Conference on Electrical and Electronics Engineering - ELECO 2009, Bursa, Turkey, 16-29, 2009.
- Pandey N, Sayal A, Choudhary R, Pandey R. Design of CDTA and VDTA Based Frequency Agile Filters. Adv Electron 2014;2014:1–15. [CrossRef]
- [12] Alaybeyoglu E, Kuntman H. A new frequency agile filter structure employing CDTA for positioning systems and secure communications. Analog Integr Circuits Signal Process 2016;89:693-703. [CrossRef]

- [13] Bisariya S, Afzal N. Current-Mode Full-Wave Rectifier Based on Transconductance-Boosted Bulk-Driven CDTA and Two Diodes, Signals, Machines and Automation. SIGMA 2022, Lecture Notes in Electrical Engineering. Singapore: Springer; 2023. p. 487–496. [CrossRef]
- [14] Das R, Paul SK. Resistorless Electronically Tunable Quadrature Oscillator Using Single CDTA. Lecture Notes in Networks and Systems. Singapore: Springer Science and Business Media Deutschland GmbH, 2021. p. 381–387. [CrossRef]
- [15] Jin J, Wang C. CDTA-based electronically tunable current-mode quadrature oscillator. Int J Electron 2014;101:1086–1095. [CrossRef]
- [16] Das R, Bhowmick B, Paul P. Current Differencing Transconductance Amplifier (CDTA) Based Current-Mode Quadrature Oscillator. Advances in Computer, Communication, and Control, Lecture Notes in Networks and Systems. Singapore: Springer; 2019. p. 41. [CrossRef]
- [17] Chien HC, Wang JM. Dual-mode resistorless sinusoidal oscillator using single CCCDTA. Microelectronics J 2013;44:216–224. [CrossRef]
- [18] Xia Z, Wang C, Jin J, Du S, Lin H, Yang H. Novel AM/FM/ASK/FSK/PSK/QAM signal generator based on a digitally programmable CDTA. Circuits Syst Signal Process 2015;34:1635–1653. [CrossRef]
- [19] Biolek D, Vavra J, Keskin AU. CDTA-Based Capacitance Multipliers. Circuits Syst Signal Process 2019;38:1466–1481. [CrossRef]
- [20] Sharma VK, Parveen T, Ansari MS. Four quadrant analog multiplier based memristor emulator using single active element. Int J Electron Commun 2021;130:153575. [CrossRef]
- [21] Tangsrirat W, Pukkalanun T, Mongkolwai P, Surakampontorn W. Simple current-mode analog multiplier, divider, square-rooter and squarer based on CDTAs. Int J Electron Commun 2011;65:198– 203. [CrossRef]
- [22] Silapan P, Siripruchyanun, M. (2011) Fully and electronically controllable current-mode Schmitt triggers employing only single MO-CCCDTA and their

applications. Analog Integr Circuits Signal Process 2011;68:111–128. [CrossRef]

- [23] Siripruchyanun M, Jaikla W. A current-mode analog multiplier/divider based on CCCDTA. Int J Electron Commun 2008;62:223–227. [CrossRef]
- [24] Belen MA, Mahouti P, Partal H, Demirel S, Gunes F. Design and simulation of a tunable bandpass filter using varactor diodes for wireless and radar applications. Sigma J Eng Nat Sci 2015;33:86–93.
- [25] Yuce E. Design of universal current-mode filter employing CCII+s. Sigma J Eng Nat Sci 2007;25:247–258.
- [26] Khateb F, Biolek D. Bulk-driven current differencing transconductance amplifier. Circuits Syst Signal Process 2011;30:1071–1089. [CrossRef]
- [27] Khateb F, Kumngern M, Spyridon V, Psychalinos C. Differential Difference Current Conveyor Using Bulk-Driven Technique for Ultra-Low-Voltage Applications. Circuits Syst Signal Process 2014;33:159–176. [CrossRef]
- [28] Blalock BJ, Allen, PE, Rincon, Mora GA. Designing 1-V op amps using standard digital CMOS technology. IEEE Trans Circuits Systems II 1998;45:769– 780. [CrossRef]
- [29] Akbari, M., Hussein, S.M., Hashim, Y., Tang, K.T.,
   (2021) An enhanced input differential pair for low-voltage bulk-driven amplifiers. IEEE Trans Very Large Scale Integr VLSI Syst 2021;29:1601–1611.
   [CrossRef]
- [30] Kulej T, Khateb F, Arbet D. A 0.3-V High Linear Rail-to-Rail Bulk-Driven OTA in 0.13 μm CMOS. IEEE Transactions on Circuits and Systems II: Express Briefs 2022;69:2046–2050. [CrossRef]
- [31] Khateb F, Kumngern M, Kulej T. 0.5 V Differential Difference Transconductance Amplifier and its Application in Voltage-Mode Universal Filter. IEEE 2022;10:43209–43220. [CrossRef]
- [32] Ballo A, Grasso AD, Pennisi S. A 0.3-V 8.5-μA Bulk-Driven OTA. IEEE Transactions on Very Large Scale Integration (VLSI) Systems. IEEE Trans Circuits Syst I: Regul Pap 2024;31:1–5. [CrossRef]